# Lab 11: UVM



# **UVM Transaction level modeling (UVM TLM)**

Transaction level modeling Is a modeling style for building more abstract models of components and systems. In UVM, data is represented as transactions that flow in and out of different components via special ports called TLM interfaces. TLM Provides a higher level of abstraction which is very much required due to the large number of signals associated with different protocols. UVM provides a set of transaction level communication interfaces to connect between components through the TLM library. The main advantages of TLM, are that it isolates a component from the changes in other components, promotes reusability and flexibility, and eases the debugging process.

UVM provides TLM library with transaction-level interfaces, ports, exports, imp ports, and analysis ports. All these TLM elements are required to send a transaction, receive a transaction, and transport from one component to another with a specific role. Each TLM Interface consists of methods for sending and receiving the transaction. The TLM1 ports provide blocking and non-blocking pass-by-value transaction-level interfaces. While the TLM2 sockets provide blocking and non-blocking transaction-level interfaces with well-defined completion semantics. For the Sequencer Port, there is a push or pull port, with well-defined completion semantics. Furthermore, for the analysis interface, it is used to perform non-blocking broadcasts of transactions to connected components.



## 1. UVM TLM Port

TLM Port is used to send the transactions. It has unidirectional and bidirectional ports. As a port can be connected to any compatible port, export, or imp port. A constructor method is used for the creation of the TLM Port.

function new (string name, uvm\_component parent, int min\_size=1, int max\_size=1);

Type parameters,

- T The type of transaction to be communicated by the port, type T is not restricted to class handles and may be a value type such as int, enum, struct or similar
- REQ The type of request transaction to be communicated by the port
- RSP The type of response transaction to be communicated by the port

#### - UVM TLM Put Port

Any component can send a transaction to another component through the TLM port. The receiving component should define an implementation of that port. The implementation gives the receiver the chance to define what has to be done with the incoming transaction. For blocking the TLM port the put method will block execution in the sender until the receiver accepts the object. A uvm blocking put port would stall the sender from resuming until the put task returns. Similarly, UVM TLM also has non-blocking port uvm nonblocking put port where the sender has to use try put to see if the put was successful or can put method to see if the receiver is ready to accept a transfer. Like before, the UVM TLM non-blocking\_put\_port should be connected to a non-blocking put implementation port.

#### - UVM TLM Get Port

Any UVM component can request to receive a transaction from another component through the TLM get port. The sending component should define an implementation of the get port. The implementation gives the sender the chance to define what needs to be sent to the requestor. This is just the opposite of a put port mentioned above. The TLM Get port can be either blocking or nonblocking, which will decide whether it's get method will block execution in the receiver until the sender sends the object. A uvm\_blocking\_get\_port is blocking in nature where the receiver gets stalled until the sender finishes with the get task. Similarly, UVM TLM also has a non-blocking port of type uvm\_nonblocking\_get\_port where the sender has to use try\_get to see if the get was successful or can\_get method to see if the sender is ready to start a transfer. Like before, the UVM TLM non-blocking get port should be connected to a non-blocking get implementation port.

## 2. UVM TLM Export

TLM Export is a port that forwards a transaction from a child component to its parent. It has unidirectional and bidirectional ports. As an export can be connected to any compatible child export or imp port. A constructor method is used for the creation of TLM Export.

function new (string name, uvm\_component parent, int min\_size=1, int max\_size=1);

Type parameters,

- T The type of transaction to be communicated by the export
- REQ The type of request transaction to be communicated by the export
- RSP The type of response transaction to be communicated by the export

## 3. UVM TLM Imp port

TLM Imp Port is used to receive the transactions at the destination. It has unidirectional and bidirectional ports. A constructor method is used for the creation of TLM Import.

function new(string name, IMP imp)

```
uvm_*_imp #(T,IMP)
uvm_*_imp #(REQ, RSP,
IMP, REQ IMP, RSP IMP)
```

Type parameters,

- T The type of transaction to be communicated by the imp
- IMP The type of the component implementing the interface. That is the class to which this imp will delegate.
- REQ\_IMP The component type that implements the request side of the interface. Defaults to IMP. For master and slave imps only.
- RSP\_IMP The component type that implements the response side of the interface. Defaults to IMP. For master and slave imps only.

## 4. UVM TLM Example

In this example, a TLM port in component a is connected to a TLM imp port in subcomponent b\_a through a TLM export.



```
1
     class_component a extends uvm_component;
 2
          /Step-1. Declaring blocking port
 3
         uvm blocking put port #(transaction) trans out;
4
 5
         `uvm component utils(component a)
 6
 7
         function new(string name, uvm_component parent);
           super.new(name, parent);
 8
9
          trans_out = new("trans_out", this); //Step-2. Creating the port
         endfunction : new
10
11
         virtual task run_phase(uvm_phase phase);
12
          phase.raise_objection(this);
13
14
          trans = transaction::type_id::create("trans", this);
15
          16
           `uvm_info(get_type_name(),$sformatf(" tranaction randomized"),UVM_LOW)
17
18
           `uvm_info(get_type_name(),$sformatf(" Printing trans,
                                               \n %s",trans.sprint()),UVM LOW)
19
           `uvm info(get type name(), $sformatf(" Before calling port put method"), UVM LOW)
20
          trans_out.put(trans); /Step-4. Sending trans through port put method
21
           `uvm_info(get_type_name(),$sformatf(" After calling port put method"),UVM_LOW)
22
23
          phase.drop_objection(this);
24
25
         endtask : run phase
26
       endclass : component_a
```

```
class sub component b a extends uvm component;
2
       transaction trans;
3
      //Step-1. Declaring blocking imp port
4
       uvm blocking put imp#(transaction, sub component b a) trans in;
5
       `uvm component utils(sub component b a)
6
7
       // Constructor
       //-----
8
9
       function new(string name, uvm_component parent);
10
         super.new(name, parent);
        trans_in = new("trans_in", this); /\Step-2. Creating imp port/
11
12
       endfunction : new
13
       //-----
14
       // Imp port put method
15
       //-----
       //Step-3. Implementing imp port
16
       virtual task put(transaction trans);
17
18
         `uvm_info(get_type_name(), $sformatf(" Recived trans On IMP Port"), UVM_LOW)
19
         `uvm_info(get_type_name(),$sformatf(" Printing trans,
20
                                       \n %s",trans.sprint()),UVM_LOW)
21
       endtask
22
      endclass : sub_component_b_a
23
      24
```

```
29
      class component b extends uvm component;
30
31
       sub_component_b_a sub_comp_b_a;
32
       //Step-1. Declaring blocking export
        uvm_blocking_put_export#(transaction) trans in;
33
34
        `uvm_component_utils(component_b)
       //-----
35
36
        // Constructor
37
       //-----
       function new(string name, uvm_component parent);
38
39
         super.new(name, parent);
         trans_in = new("trans_in", this);
                                      //Step-2. Creating export
40
41
       endfunction : new
        //-----
42
       // build_phase - Create the components
43
       //-----
44
45
       function void build_phase(uvm_phase phase);
46
         super.build phase(phase);
         sub_comp_b_a = sub_component_b_a::type_id::create("sub_comp_b_a", this);
47
48
       endfunction : build_phase
49
       //-----
       // Connect_phase
50
       //-----
51
52
       function void connect_phase(uvm_phase phase);
         trans_in.connect(sub_comp_b_a.trans_in); (//Step-3. Connecting export to the imp port
53
54
       endfunction : connect phase
55
      endclass : component_b
```

```
//Inside the Env class
function void connect_phase(uvm_phase phase);
   comp_a.trans_out.connect(comp_b.trans_in); //Connecting port with export
endfunction : connect_phase
```

#### 5. UVM TLM FIFO

The TLM FIFO provides storage for the transactions between two independently running processes. As we have seen put and get methods to operate with only one outstanding transaction at a time. What if case where the sender does not wait for the receiver's acknowledgment, it just wants to store it in memory and the receiver can consume it whenever required. So in this case, the sender and the receiver need not be in sync. In TLM FIFO, the sender pushes the transactions to FIFO and whenever the receiver requires a transaction it fetches it from the FIFO. Therefore, transactions are put into the FIFO via the put\_export method, and fetched from the FIFO via the get\_peek\_export method. As it is called FIFO (First In First Out), transactions are fetched from the FIFO in the order they are put. A constructor method is used for the creation of TLM FIFO.

function new (string name, uvm\_component parent, int size=1);



#### **TLM FIFO Methods**

- Size(): Returns the size of the FIFo, a return value of 0 indicates the FIFO capacity has no limit.
- Used(): Returns the number of entries put into the FIFO.
- Is empty(): Returns 1 when there are no entries in the FIFO, 0 otherwise.
- Is full(): Returns 1 when the number of entries in the FIFO is equal to its size, 0 otherwise.
- Flush(): Remove all entries from the FIFO.

## 6. UVM TLM FIFO Example

In this example, a UVM TLM FIFO is used to connect between a TLM put port in component\_a and a TLM get port in component\_b inside the env class.



```
class component_a extends uvm_component;
2
         transaction trans;
      >>//Step-1. Declaraing the put port
3
4
         uvm_blocking_put_port#(transaction) trans_out;
5
         `uvm component utils(component a)
         //-----
6
7
        // Constructor
8
         function new(string name, uvm_component parent);
9
          super.new(name, parent);
10
11
          trans_out = new("trans_out", this); //Step-2. Creating the port
12
         endfunction : new
13
         //-----
14
        // run_phase
15
16
         virtual task run_phase(uvm_phase phase);
17
          phase.raise_objection(this);
18
          trans = transaction::type id::create("trans", this);
19
          void'(trans.randomize());
20
           `uvm_info(get_type_name(),$sformatf(" tranaction randomized"),UVM_LOW)
           `uvm_info(get_type_name(),$sformatf(" Printing trans, \n %s",
21
22
                                               trans.sprint()),UVM LOW)
23
           /(Step-3) Calling put method to push transaction to TLM FIFO
24
           'uvm info(get type name(), $sformatf(" Before calling port put method"), UVM LOW)
25
          trans_out.put(trans);
           uvm_info(get_type_name(),$sformatf(" After calling port put method"),UVM_LOW)
26
27
          phase.drop_objection(this);
28
         endtask : run_phase
29
       endclass : component a
```

```
class component b extends uvm component;
 2
         transaction trans;
         //Step-1. Declaraing the get port
 3
         uvm blocking get port#(transaction) trans in;
 4
 5
         `uvm component utils(component b)
 6
 7
         function new(string name, uvm_component parent);
           super.new(name, parent);
 8
 9
           trans_in = new("trans_in", this); //Step-2. Create_the port
10
         endfunction : new
11
12
         virtual task run_phase(uvm_phase phase);
13
           phase.raise_objection(this);
14
15
           `uvm_info(get_type_name(),$sformatf(" Before calling port get method"),UVM_LOW)
16
           trans in.get(trans); //Step-3. Get the transaction from TLM FIFO
           `uvm_info(get_type_name(),$sformatf(" After calling port get method"),UVM_LOW)
17
           `uvm_info(get_type_name(),$sformatf(" Printing trans, \n %s",
18
19
                                                  trans.sprint()),UVM LOW)
20
           phase.drop_objection(this);
21
         endtask : run phase
22
       endclass : component_b
```

```
class environment extends uvm env;
        //-----
2
3
        // Components Instantiation
4
5
        component a comp a;
        component b comp b;
6
7
        //Step-1. Declaring the TLM FIF(
        uvm_tlm_fifo #(transaction) fifo_ab;
8
9
        `uvm_component_utils(environment)
10
11
12
        //-----
13
        // Constructor
14
        //-----
15
        function new(string name, uvm_component parent);
16
         super.new(name, parent);
17
        endfunction : new
        //-----
18
19
        // build_phase - Create the components
20
21
        function void build_phase(uvm_phase phase);
22
         super.build_phase(phase);
23
         comp_a = component_a::type_id::create("comp_a", this);
24
         comp_b = component_b::type_id::create("comp_b", this);
25
         //Step-2. Creating the FIFO
26
27
         fifo_ab = new("fifo_ab", this);
28
        endfunction : build phase
```

```
29
30
        // Connect_phase
        //-----
31
32
        function void connect_phase(uvm_phase phase);
33

√Step-3 Connecting FIFO put_export with producer port

34
35
          comp_a.trans_out.connect(fifo_ab.put export);
          //Step-4. Connecting FIFO get export with consumer port
36
37
          comp b.trans in.connect(fifo ab.get export);
        endfunction : connect phase
38
       endclass : environment
39
```

## 7. UVM TLM Analysis

The main difference between a TLM port and an Analysis port is that an analysis port supports one-to-many connections, while TLM ports support only one-to-one connections.

#### 1. Analysis Ports

Analysis ports support one to many connections (uvm\_analysis\_port), that could be used by coverage collectors and scoreboards. It also contains a list of analysis\_exports that are connected to it. Such that, when a component calls analysis\_port.write(), the analysis\_port cycles through the list and calls the write() method of each connected export.

#### 2. Analysis FIFOs

They are extended from TLM FIFO. As it provides an "implementation" style export. And the implementation of "write" method that is responsible for placing the date into a FIFO.

## 8. UVM TLM Analysis Example

In this example, a TLM Analysis port in component\_a is connected to multiple Analysis imp ports in component\_b and component\_c.



```
class component, a extends uvm component;
2
3
        transaction trans;
        //Step-1. Declaring analysis port
4
5
        uvm analysis port#(transaction) analysis port;
6
7
        `uvm_component_utils(component_a)
8
9
        //-----
10
        // Constructor
        //-----
11
12
        function new(string name, uvm_component parent);
13
          super.new(name, parent);
14
          //Step-2. Creating analysis port
15
          analysis_port = new("analysis_port", this);
16
17
        endfunction : new
```

```
18
19
         // run_phase
         //-----
20
         virtual task run_phase(uvm_phase phase);
21
22
           phase.raise_objection(this);
23
24
          trans = transaction::type id::create("trans", this);
25
          void'(trans.randomize());
           `uvm_info(get_type_name(),$sformatf(" tranaction randomized"),UVM_LOW)
26
27
           `uvm_info(get_type_name(),$sformatf(" Printing trans, \n %s",
28
                                               trans.sprint()),UVM LOW)
29
           `uvm_info(get_type_name(),$sformatf(" Before calling port write method"),UVM_LOW)
30
           //Ste-3. Calling write method
31
           analysis port.write(trans);
32
            uvm_info(get_type_name(),$sformatf(" After calling port write method"),UVM_LOW)
33
34
35
           phase.drop_objection(this);
36
         endtask : run phase
37
       endclass : component_a
```

```
//Step-1. Define analysis imp ports
 1
       `uvm_analysis_imp_decl(_port_ba)
 2
 3
       `uvm analysis imp decl( port bb)
 4
       class component b extends uvm component;
 5
 6
         transaction trans:
 7
         //Step-2. Declare the analysis imp ports
         uvm analysis imp port ba #(transaction,component b) analysis_imp a;
 8
         uvm_analysis_imp_port_bb #(transaction,component_b) analysis imp b;
 9
10
         `uvm_component_utils(component_b)
11
12
13
14
         // Constructor
15
         //-----
16
         function new(string name, uvm component parent);
           super.new(name, parent);
17
18
           //Step-3. Create the analysis imp ports
19
           analysis imp a = new("analysis imp a", this);
20
           analysis imp b = new("analysis imp b", this);
21
         endfunction : new
22
         //Step-4. Implement the write method write port ba
                 J__-____
23
24
         // Analysis port write method
25
26
         virtual function void write port ba(transaction trans);
27
           `uvm_info(get_type_name(),$sformatf(" Inside write_port_ba method.
                                     Received trans On Analysis Imp Port"), UVM LOW)
28
           `uvm_info(get_type_name(),$sformatf(" Printing trans, \n %s",
29
30
                                                trans.sprint()),UVM LOW)
31
         endfunction
32
         //Step-4. Implement the write method write port bb
33
34
35
         // Analysis port write method
36
         virtual function void write_port_bb(transaction trans);
37
           `uvm_info(get_type_name(),$sformatf(" Inside write_port_bb method.
38
39
                                     Received trans On Analysis Imp Port"), UVM LOW)
           `uvm info(get type name(),$sformatf(" Printing trans, \n %s",
40
41
                                                trans.sprint()),UVM_LOW)
42
         endfunction
43
44
       endclass : component b
```

```
//Step-1. Define analysis imp ports
       `uvm analysis imp decl( port/ca)
 2
 3
       `uvm analysis imp decl( port cb)
       class component c extends uvm component;
4
 5
 6
         transaction trans;
7
         //Step-2. Declare the analysis imp ports
         uvm analysis imp port ca #(transaction,component c) analysis imp a;
8
         uvm analysis imp port cb #(transaction,component c) analysis imp b;
9
10
         `uvm_component_utils(component_c)
11
12
13
         //-----
14
         // Constructor
15
16
         function new(string name, uvm_component parent);
17
           super.new(name, parent);
18
           //Step-3. Create the analysis imp ports
19
          analysis_imp_a = new("analysis_imp_a", this);
20
          analysis_imp_b = new("analysis_imp_b", this);
21
         endfunction : new
22
         //Step-4. Implement the write method write port ca
         //-----
23
24
         // Analysis port write method
25
         virtual function void write_port_ca(transaction trans);
26
           `uvm_info(get_type_name(),$sformatf(" Inside write_port_ba/method.
27
                                    Received trans On Analysis Imp Port"), UVM LOW)
28
           `uvm_info(get_type_name(),$sformatf(" Printing trans, \n %s",
29
                                                trans.sprint()),UVM LOW)
30
31
         endfunction
32
33
         //Step-4. Implement the write method write port cb
         //-----
34
35
         // Analysis port write method
36
37
         virtual function void write_port_cb(transaction trans);
           `uvm_info(get_type_name(),$sformatf(" Inside write_port_bb method.
38
39
                                   Received trans On Analysis Imp Port"), UVM_LOW)
           `uvm_info(get_type_name(),$sformatf(" Printing trans, \n %s",
40
41
                                               trans.sprint()),UVM LOW)
42
         endfunction
43
        endclass : component_c
```

```
//Inside the Fnv class
function void connect_phase(uvm_phase phase);
  //Connecting analysis port to imp port
  comp_a.analysis_port.connect(comp_b.analysis_imp_a);
  comp_a.analysis_port.connect(comp_b.analysis_imp_b);
  comp_a.analysis_port.connect(comp_c.analysis_imp_a);
  comp_a.analysis_port.connect(comp_c.analysis_imp_b);
  endfunction : connect_phase
```

## 9. UVM TLM Analysis Example



```
1
     class component a extends uvm component;
 2
 3
         transaction trans;
 4
         //Step-1. Declaring analysis port
 5
         uvm_analysis_port#(transaction) analysis_port;
 6
 7
         `uvm_component_utils(component_a)
 8
 9
         function new(string name, uvm_component parent);
10
           super.new(name, parent);
11
12
           //Step-2. Creating analysis port
13
           analysis_port = new("analysis_port", this);
14
         endfunction : new
```

```
15
         virtual task run phase(uvm phase phase);
16
           phase.raise objection(this);
17
18
           trans = transaction::type id::create("trans", this);
           void'(trans.randomize());
19
20
           `uvm_info(get_type_name(),$sformatf(" tranaction randomized"),UVM_LOW)
21
22
           `uvm_info(get_type_name(),$sformatf(" Printing trans, \n %s",
23
                                                  trans.sprint()),UVM_LOW)
24
25
           `uvm_info(get_type_name(), $sformatf(" Before calling port write method"), UVM_LOW)
26
           //Ste-3. Calling write method
27
           analysis port.write(trans);
28
           `uvm_info(get_type_name(),$sformatf(" After calling port write method"),UVM_LOW)
29
30
           phase.drop_objection(this);
31
         endtask : run_phase
32
       endclass : component_a
```

```
1
     class component_b extends uvm_component;
 2
         transaction trans;
 3
         //Step-1. Declaring analysis FIFO
         uvm_tlm_analysis_fifo #(transaction) analy_fifo;
 4
 5
          `uvm_component_utils(component_b)
 6
 7
         function new(string name, uvm_component parent);
           super.new(name, parent);
 8
 9
           //Step-2. Creating analysis FIFO
10
           analy_fifo = new("analy_fifo", this);
11
         endfunction : new
12
13
         virtual task run_phase(uvm_phase phase);
14
           phase.raise_objection(this);
15
16
           #100;
17
            `uvm_info(get_type_name(),$sformatf(" Before calling analysis fifo get method"),UVM_LOW)
18
           //Step.3 - Getting trans from FIFO
19
           analy_fifo.get(trans);
20
            `uvm_info(get_type_name(),$sformatf(" After calling analysis fifo get method"),UVM_LOW)
           `uvm_info(get_type_name(),$sformatf(" Printing trans, \n %s",trans.sprint()),UVM_LOW)
21
22
23
           phase.drop objection(this);
24
         endtask : run_phase
25
       endclass : component b
```

```
//Inside the Env class
function void connect_phase(uvm_phase phase);
//Connecting analysis port to analysis FIFO
comp_a.analysis_port.connect(comp_b.analy_fifo.analysis_export);
endfunction : connect_phase
```

## **10.Driver Sequencer Communication**

The UVM driver class contains a TLM port called uvm\_seq\_item\_pull\_port which is connected to a uvm\_seq\_item\_pull\_export in the UVM sequencer in the connect phase of a UVM agent. The driver can use TLM methods to get the next item from the sequencer when required. These methods help the driver to get a series of sequence\_items from the sequencer's FIFO that contains data for the driver to drive to the DUT. Also, there is a way for the driver to communicate back with the sequence that it has finished driving the given sequence item and can request for the next item. Declaration for the TLM ports can be found in the class definitions of uvm\_driver and uvm\_sequencer as follows.

- A uvm\_sequencer has an inbuilt TLM pull implementation port called seq item export which is used to connect with the driver's pull port.
- The port in uvm\_driver is connected to the export in uvm\_sequencer in the connect phase of the UVM component in which both the driver and sequencer are instantiated. Typically, a driver and sequencer are instantiated in a uvm\_agent.

The connection between a driver and sequencer is a one-to-one connection. Multiple drivers are not connected to a sequencer nor are multiple sequencers connected to a single driver.

## 1. Lab Task

# Part 1: Implement a communication between a UVM Monitor and a UVM scoreboard.

- 1) Implement a UVM monitor that sends a transaction to a UVM scoreboard that displays this transaction.
- 2) Connect between these UVM components using a UVM analysis port and analysis FIFO.

# Part 2: Build a UVM testbench for the below RTL Verilog Mem DUT



```
module memory
  #( parameter ADDR_WIDTH = 2,
     parameter DATA WIDTH = 8 ) (
    input clk,
    input reset,
    //control signals
    input [ADDR_WIDTH-1:0] addr,
    input
                             wr en,
    input
                             rd_en,
    //data signals
    input [DATA WIDTH-1:0] wdata,
    output [DATA_WIDTH-1:0] rdata
  );
  reg [DATA_WIDTH-1:0] rdata;
  //Memory
  reg [DATA_WIDTH-1:0] mem [2**ADDR_WIDTH];
  //Reset
  always @(posedge reset)
    for(int i=0;i<2**ADDR_WIDTH;i++) mem[i]=8'hFF;</pre>
  // Write data to Memory
  always @(posedge clk)
    if (wr_en)
                  mem[addr] <= wdata;</pre>
  // Read data from memory
  always @(posedge clk)
    if (rd_en) rdata <= mem[addr];</pre>
endmodule
```